Part Number Hot Search : 
MBT22 TM100 MAX126 MAX63 B8272 P45AB EMK11 M5219L
Product Description
Full Text Search
 

To Download AT25256 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
 Features
* Serial Peripheral Interface (SPI) Compatible * Supports SPI Modes 0 (0,0) and 3 (1,1) * Low Voltage and Standard Voltage Operation
- 5.0 (VCC = 4.5V to 5.5V) - 2.7 (VCC = 2.7V to 5.5V) - 1.8 (VCC = 1.8V to 3.6V) 3 MHz Clock Rate 64-Byte Page Mode and Byte Write Operation Block Write Protection - Protect 1/4, 1/2, or Entire Array Write Protect (WP) Pin and Write Disable Instructions for Both Hardware and Software Data Protection Self-Timed Write Cycle (5 ms Typical) High Reliability - Endurance: 100,000 Write Cycles - Data Retention: >200 Years - ESD Protection: >4000V Automotive Grade and Extended Temperature Devices Available 8-Pin PDIP, 8-Pin EIAJ SOIC, 8-Pin and 16-Pin JEDEC SOIC, 14-Pin and 20-Pin TSSOP, and 8-Pin Leadless Array Packages
* * * * * *
SPI Serial EEPROMs
128K (16,384 x 8) 256K (32,768 x 8)
* *
Description
The AT25128/256 provides 131,072/262,144 bits of serial electrically erasable programmable read only memory (EEPROM) organized as 16,384/32,768 words of 8 bits each. The device is optimized for use in many industrial and commercial applications where low power and low voltage operation are essential. The devices are available in (continued) Pin Configurations
Pin Name CS SCK SI SO GND VCC WP HOLD NC DC Function Chip Select Serial Data Clock Serial Data Input Serial Data Output Ground Power Supply Write Protect Suspends Serial Input No Connect Don't Connect
CS SO NC NC NC NC WP GND CS SO NC NC NC WP GND
AT25128 AT25256
14-Lead TSSOP
1 2 3 4 5 6 7 14 13 12 11 10 9 8 VCC HOLD NC NC NC SCK SI
20-Lead TSSOP* 16-Pin SOIC
1 2 3 4 5 6 7 8 16 15 14 13 12 11 10 9 VCC HOLD NC NC NC NC SCK SI
NC CS SO SO NC NC WP GND DC NC
1 2 3 4 5 6 7 8 9 10
20 19 18 17 16 15 14 13 12 11
NC VCC HOLD HOLD NC NC SCK SI DC NC
8-Pin PDIP
CS SO WP GND 1 2 3 4 8 7 6 5 VCC HOLD SCK SI CS SO WP GND
8-Pin SOIC
1 2 3 4 8 7 6 5 VCC HOLD SCK SI
8-Pin Leadless Array
VCC HOLD SCK SI 8 7 6 5 1 2 3 4 CS SO WP GND
Rev. 0872E-08/98
Bottom View
*Note: Pins 3, 4 and 17, 18 are internally connected for 14-lead TSSOP socket compatibility.
1
space saving 8-pin PDIP (AT25128/256), 8-pin EIAJ SOIC (AT25128/256), 8-pin and 16-pin JEDEC SOIC (AT25128), 14-pin TSSOP (AT25128), 20-pin TSSOP (AT25128/256), and 8-pin Leadless Array (AT25128/256) packages. In addition, the entire family is available in 5.0V (4.5V to 5.5V), 2.7V (2.7V to 5.5V) and 1.8V (1.8V to 3.6V) versions. The AT25128/256 is enabled through the Chip Select pin (CS) and accessed via a 3-wire interface consisting of Serial Data Input (SI), Serial Data Output (SO), and Serial Clock (SCK). All programming cycles are completely selftimed, and no separate ERASE cycle is required before WRITE. BLOCK WRITE protection is enabled by programming the status register with top 1/4, top 1/2 or entire array of write protection. Separate program enable and program disable instructions are provided for additional data protection. Hardware data protection is provided via the WP pin to protect against inadvertent write attempts to the status regis-
ter. The HOLD pin may be used to suspend any serial communication without resetting the serial sequence.
Absolute Maximum Ratings*
Operating Temperature .................................. -55C to +125C Storage Temperature ..................................... -65C to +150C Voltage on Any Pin with Respect to Ground .................................... -1.0V to +7.0V Maximum Operating Voltage........................................... 6.25V DC Output Current ........................................................ 5.0 mA *NOTICE: Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.
Block Diagram
16384/32768 x 8
2
AT25128/256
AT25128/256
Pin Capacitance
Applicable over recommended operating range from TA = 25C, f = 1.0 MHz, VCC = +5.0V (unless otherwise noted).
Test Conditions COUT CIN Note: Output Capacitance (SO) Input Capacitance (CS, SCK, SI, WP HOLD) , 1. This parameter is characterized and is not 100% tested. Max 8 6 Units pF pF Conditions VOUT = 0V VIN = 0V
DC Characteristics
Applicable over recommended operating range from TAI = -40C to +85C, VCC = +1.8V to +5.5V, TAC = 0C to +70C, VCC = +1.8V to +5.5V(unless otherwise noted).
Symbol VCC1 VCC2 VCC3 ICC1 ICC2 ISB1 ISB2 ISB3 IIL IOL VIL
(1) (1)
Parameter Supply Voltage Supply Voltage Supply Voltage Supply Current Supply Current Standby Current Standby Current Standby Current Input Leakage Output Leakage Input Low Voltage Input High Voltage Output Low Voltage Output High Voltage Output Low Voltage Output High Voltage
Test Condition
Min 1.8 2.7 4.5
Typ
Max 3.6 5.5 5.5
Units V V V mA mA A A A A A V V V V
VCC = 5.0V at 1 MHz, SO = Open, Read VCC = 5.0V at 2 MHz, SO = Open, Read, Write VCC = 1.8V, CS = VCC VCC = 2.7V, CS = VCC VCC = 5.0V, CS = VCC VIN = 0V to VCC VIN = 0V to VCC, TAC = 0C to 70C -3.0 -3.0 -1.0 VCC x 0.7 4.5 VCC 5.5V 1.8V VCC 3.6V IOL = 3.0 mA IOH = -1.6 mA IOL = 0.15mA IOH = -100A VCC - 0.2 vCC - 0.8
2.0 3.0 0.1 0.2 2.0
3.0 5.0 2.0 2.0 5.0 3.0 3.0 VCC x 0.3 VCC + 0.5 0.4
VIH
VOL1 VOH1 VOL2 VOH2 Note:
0.2
V V
1. VIL and VIH max are reference only and are not tested.
3
AC Characteristics
Applicable over recommended operating range from TA = -40C to + 85C, VCC = As Specified, CL = 1 TTL Gate and 100 pF (unless otherwise noted).
Symbol fSCK Parameter SCK Clock Frequency Voltage 4.5 - 5.5 2.7 - 5.5 1.8 - 3.6 4.5 - 5.5 2.7 - 5.5 1.8 - 3.6 4.5 - 5.5 2.7 - 5.5 1.8 - 3.6 4.5 - 5.5 2.7 - 5.5 1.8 - 3.6 4.5 - 5.5 2.7 - 5.5 1.8 - 3.6 4.5 - 5.5 2.7 - 5.5 1.8 - 3.6 4.5 - 5.5 2.7 - 5.5 1.8 - 3.6 4.5 - 5.5 2.7 - 5.5 1.8 - 3.6 4.5 - 5.5 2.7 - 5.5 1.8 - 3.6 4.5 - 5.5 2.7 - 5.5 1.8 - 3.6 4.5 - 5.5 2.7 - 5.5 1.8 - 3.6 4.5 - 5.5 2.7 - 5.5 1.8 - 3.6 4.5 - 5.5 2.7 - 5.5 1.8 - 3.6 4.5 - 5.5 2.7 - 5.5 1.8 - 3.6 150 200 800 150 200 800 250 250 1000 100 250 1000 150 250 1000 30 50 100 50 50 100 100 100 400 200 300 400 0 0 0 0 0 0 150 200 800 Min 0 0 0 Max 3.0 2.1 0.5 2 2 2 2 2 2 Units MHz
tRI
Input Rise Time
s
tFI
Input Fall Time
s
tWH
SCK High Time
ns
tWL
SCK Low Time
ns
tCS
CS High Time
ns
tCSS
CS Setup Time
ns
tCSH
CS Hold Time
ns
tSU
Data In Setup Time
ns
tH
Data In Hold Time
ns
tHD
Hold Setup Time
ns
tCD
Hold Hold Time
ns
tV
Output Valid
ns
tHO
Output Hold Time
ns
4
AT25128/256
AT25128/256
AC Characteristics (Continued)
Applicable over recommended operating range from TA = -40C to + 85C, VCC = As Specified, CL = 1 TTL Gate and 100 pF (unless otherwise noted).
Symbol tLZ Parameter Hold to Output Low Z Voltage 4.5 - 5.5 2.7 - 5.5 1.8 - 3.6 4.5 - 5.5 2.7 - 5.5 1.8 - 3.6 4.5 - 5.5 2.7 - 5.5 1.8 - 3.6 4.5 - 5.5 2.7 - 5.5 1.8 - 3.6 100K Min 0 0 0 Max 100 200 300 100 200 300 200 250 1000 5 10 10 Units ns
tHZ
Hold to Output High Z
ns
tDIS
Output Disable Time
ns
tWC Endurance(1) Note:
Write Cycle Time
ms Write Cycles
5.0V, 25C, Page Mode
1. This parameter is characterized and is not 100% tested. Contact Atmel for further information.
5
Serial Interface Description
MASTER: The device that generates the serial clock. SLAVE: Because the Serial Clock pin (SCK) is always an input, the AT25128/256 always operates as a slave. TRANSMITTER/RECEIVER: The AT25128/256 has separate pins designated for data transmission (SO) and reception (SI). MSB: The Most Significant Bit (MSB) is the first bit transmitted and received. SERIAL OP-CODE: After the device is selected with CS going low, the first byte will be received. This byte contains the op-code that defines the operations to be performed. INVALID OP-CODE: If an invalid op-code is received, no data will be shifted into the AT25128/256, and the serial output pin (SO) will remain in a high impedance state until the falling edge of CS is detected again. This will reinitialize the serial communication. CHIP SELECT: The AT25128/256 is selected when the CS pin is low. When the device is not selected, data will not be accepted via the SI pin, and the serial output pin (SO) will remain in a high impedance state. HOLD: The HOLD pin is used in conjunction with the CS pin to select the AT25128/256. When the device is selected and a serial sequence is underway, HOLD can be used to pause the serial communication with the master device without resetting the serial sequence. To pause, the HOLD pin must be brought low while the SCK pin is low. To resume serial communication, the HOLD pin is brought high while the SCK pin is low (SCK may still toggle during HOLD). Inputs to the SI pin will be ignored while the SO pin is in the high impedance state. WRITE PROTECT: The write protect pin (WP) will allow normal read/write operations when held high. When the WP pin is brought low and WPEN bit is "1", all write operations to the status register are inhibited. WP going low while CS is still low will interrupt a write to the status register. If the internal write cycle has already been initiated, WP going low will have no effect on any write operation to the status register. The WP pin function is blocked when the WPEN bit in the status register is "0". This will allow the user to install the AT25128/256 in a system with the WP pin tied to ground and still be able to write to the status register. All WP pin functions are enabled when the WPEN bit is set to "1".
SPI Serial Interface
AT25128/256
6
AT25128/256
AT25128/256
Functional Description
The AT25128/256 is designed to interface directly with the synchronous serial peripheral interface (SPI) of the 6800 type series of microcontrollers. The AT25128/256 utilizes an 8-bit instruction register. The list of instructions and their operation codes are contained in Table 1. All instructions, addresses, and data are transferred with the MSB first and start with a high-to-low CS transition.. Table 1. Instruction Set for the AT25128/256
Instruction Name WREN WRDI RDSR WRSR READ WRITE Instruction Format 0000 X110 0000 X100 0000 X101 0000 X001 0000 X011 0000 X010 Operation Set Write Enable Latch Reset Write Enable Latch Read Status Register Write Status Register Read Data from Memory Array Write Data to Memory Array
Table 3. Read Status Register Bit Definition
Bit Bit 0 (RDY) Bit 1 (WEN) Definition Bit 0 = 0 (RDY) indicates the device is READY. Bit 0 = 1 indicates the write cycle is in progress. Bit 1= 0 indicates the device is not WRITE ENABLED. Bit 1 = 1 indicates the device is WRITE ENABLED. See Table 4. See Table 4.
Bit 2 (BP0) Bit 3 (BP1)
Bits 4-6 are 0s when device is not in an internal write cycle. Bit 7 (WPEN) See Table 5.
Bits 0-7 are 1s during an internal write cycle.
WRITE ENABLE (WREN): The device will power up in the write disable state when VCC is applied. All programming instructions must therefore be preceded by a Write Enable instruction. WRITE DISABLE (WRDI): To protect the device against inadvertent writes, the Write Disable instruction disables all programming modes. The WRDI instruction is independent of the status of the WP pin. READ STATUS REGISTER (RDSR): The Read Status Register instruction provides access to the status register. The READY/BUSY and Write Enable status of the device can be determined by the RDSR instruction. Similarly, the Block Write Protection bits indicate the extent of protection employed. These bits are set by using the WRSR instruction. Table 2. Status Register Format
Bit 7 WPEN Bit 6 X Bit 5 X Bit 4 X Bit 3 BP1 Bit 2 BP0 Bit 1 WEN Bit 0 RDY
WRITE STATUS REGISTER (WRSR): The WRSR instruction allows the user to select one of four levels of protection. The AT25128/256 is divided into four array segments. Top quarter (1/4), top half (1/2), or all of the memory segments can be protected. Any of the data within any selected segment will therefore be READ only. The block write protection levels and corresponding status register control bits are shown in Table 4. The three bits, BP0, BP1, and WPEN are nonvolatile cells that have the same properties and functions as the regular memory cells (e.g. WREN, tWC, RDSR). Table 4. Block Write Protect Bits
Status Register Bits Level 0 1(1/4) 2(1/2) 3(All) BP1 0 0 1 1 BP0 0 1 0 1 Array Addresses Protected AT25128 None 3000 - 3FFF 2000 - 3FFF 0000 - 3FFF AT25256 None 6000 - 7FFF 4000 - 7FFF 0000 - 7FFF
The WRSR instruction also allows the user to enable or disable the write protect (WP) pin through the use of the Write Protect Enable (WPEN) bit. Hardware write protection is enabled when the WP pin is low and the WPEN bit is "1". Hardware write protection is disabled when either the WP pin is high or the WPEN bit is "0." When the device is hardware write protected, writes to the Status Register, including the Block Protect bits and the WPEN bit, and the block-protected sections in the memory array are disabled.
7
Writes are only allowed to sections of the memory which are not block-protected.
Note: When the WPEN bit is hardware write protected, it cannot be changed back to "0", as long as the WP pin is held low.
Table 5. WPEN Operation
WPEN 0 0 1 1 X X WP X X Low Low High High WEN 0 1 0 1 0 1 Protected Blocks Protected Protected Protected Protected Protected Protected Unprotected Blocks Protected Writable Protected Writable Protected Writable Status Register Protected Writable Protected Protected Protected Writable
READ SEQUENCE (READ): Reading the AT25128/256 via the SO (Serial Output) pin requires the following sequence. After the CS line is pulled low to select a device, the READ op-code is transmitted via the SI line followed by the byte address to be read (Refer to Table 6). Upon completion, any data on the SI line will be ignored. The data (D7-D0) at the specified address is then shifted out onto the SO line. If only one byte is to be read, the CS line should be driven high after the data comes out. The READ sequence can be continued since the byte address is automatically incremented and data will continue to be shifted out. When the highest address is reached, the address counter will roll over to the lowest address allowing the entire memory to be read in one continuous READ cycle. WRITE SEQUENCE (WRITE): In order to program the AT25128/256, two separate instructions must be executed. First, the device must be write enabled via the Write Enable (WREN) Instruction. Then a Write (WRITE) Instruc-
tion may be executed. Also, the address of the memory location(s) to be programmed must be outside the protected address field location selected by the Block Write Protection Level. During an internal write cycle, all commands will be ignored except the RDSR instruction. A Write Instruction requires the following sequence. After the CS line is pulled low to select the device, the WRITE op-code is transmitted via the SI line followed by the byte address and the data (D7-D0) to be programmed (Refer to Table 6). Programming will start after the CS pin is brought high. (The LOW to High transition of the CS pin must occur during the SCK low time immediately after clocking in the D0 (LSB) data bit. The READY/BUSY status of the device can be determined by initiating a READ STATUS REGISTER (RDSR) Instruction. If Bit 0 = 1, the WRITE cycle is still in progress. If Bit 0 = 0, the WRITE cycle has ended. Only the READ STATUS REGISTER instruction is enabled during the WRITE programming cycle. The AT25128/256 is capable of a 64-byte PAGE WRITE operation. After each byte of data is received, the five low order address bits are internally incremented by one; the high order bits of the address will remain constant. If more than 64-bytes of data are transmitted, the address counter will roll over and the previously written data will be overwritten. The AT25128/256 is automatically returned to the write disable state at the completion of a WRITE cycle. NOTE: If the device is not Write enabled (WREN), the device will ignore the Write instruction and will return to the standby state, when CS is brought high. A new CS falling edge is required to re-initiate the serial communication. Table 6. Address Key
Address AN Don't Care Bits AT25128 A13 - A0 A15 - A14 AT25256 A14 - A0 A15
8
AT25128/256
AT25128/256
Timing Diagrams (for SPI Mode 0 (0, 0))
Synchronous Data Timing
VIH CS VIL t CSS VIH SCK VIL t SU VIH SI VIL tV VOH SO VOL HI-Z t HO t DIS HI-Z VALID IN tH t WH t WL t CSH t CS
WREN Timing
WRDI Timing
9
RDSR Timing
CS
0 1 2 3 4 5 6 7 8 9 10 11 12 13 14
SCK
SI
INSTRUCTION
SO
HIGH IMPEDANCE
DATA OUT
7 6 5 4 3 2 1 0
MSB
WRSR Timing
READ Timing
10
AT25128/256
AT25128/256
WRITE Timing
HOLD Timing
CS
tCD tCD
SCK
tHD
HOLD
tHZ
tHD
SO
tLZ
11
AT25128 Ordering Information
tWC (max) (ms) 5 ICC (max) (A) 5000 ISB (max) (A) 5.0 fMAX (kHz) 3000 Ordering Code AT25128-10CC AT25128C1-10CC AT25128-10PC AT25128N-10SC AT25128W-10SC AT25128N1-10SC AT25128T1-10TC AT25128T2-10TC AT25128-10CI AT25128C1-10CI AT25128-10PI AT25128N-10SI AT25128W-10SI AT25128N1-10SI AT25128T1-10TI AT25128T2-10TI Package 8C 8C1 8P3 8S1 8S2 16S1 14T 20T 8C 8C1 8P3 8S1 8S2 16S1 14T 20T Operation Range Commercial (0C to 70C)
5000
5.0
3000
Industrial (-40C to 85C)
Package Type
8C 8C1 8P3 8S1 8S2 16S1 14T 20T 8-Lead, 0.230" Wide, Leadless Array Package (LAP) 8-Lead, 0.300" Wide, Leadless Array Package (LAP) 8-Lead, 0.300" Wide, Plastic Dual In-line Package (PDIP) 8-Lead, 0.150" Wide, Plastic Gull Wing Small Outline Package (JEDEC SOIC) 8-Lead, 0.200" Wide, Plastic Gull Wing Small Outline Package (EIAJ SOIC) 16-Lead, 0.150" Wide, Plastic Gull Wing Small Outline Package (JEDEC SOIC) 14-Lead, 0.170" Wide, Thin Shrink Small Outline Package (TSSOP) 20-Lead, 0.170" Wide, Thin Shrink Small Outline Package (TSSOP)
Options
Blank -2.7 -1.8 Standard Device (4.5V to 5.5V) Low Voltage (2.7V to 5.5V) Low Voltage (1.8V to 3.6V)
12
AT25128/256
AT25128/256
AT25128 Ordering Information (Continued)
tWC (max) (ms) 10 ICC (max) (A) 2000 ISB (max) (A) 2.0 fMAX (kHz) 2100 Ordering Code AT25128-10CC-2.7 AT25128C1-10CC-2.7 AT25128-10PC-2.7 AT25128N-10SC-2.7 AT25128W-10SC-2.7 AT25128N1-10SC-2.7 AT25128T1-10TC-2.7 AT25128T2-10TC-2.7 AT25128-10CI-2.7 AT25128C1-10CI-2.7 AT25128-10PI-2.7 AT25128N-10SI-2.7 AT25128W-10SI-2.7 AT25128N1-10SI-2.7 AT25128T1-10TI-2.7 AT25128T2-10TI-2.7 Package 8C 8C1 8P3 8S1 8S2 16S1 14T 20T 8C 8C1 8P3 8S1 8S2 16S1 14T 20T Operation Range Commercial (0C to 70C)
2000
2.0
2100
Industrial (-40C to 85C)
Package Type
8C 8C1 8P3 8S1 8S2 16S1 14T 20T 8-Lead, 0.230" Wide, Leadless Array Package (LAP) 8-Lead, 0.300" Wide, Leadless Array Package (LAP) 8-Lead, 0.300" Wide, Plastic Dual In-line Package (PDIP) 8-Lead, 0.150" Wide, Plastic Gull Wing Small Outline Package (JEDEC SOIC) 8-Lead, 0.200" Wide, Plastic Gull Wing Small Outline Package (EIAJ SOIC) 16-Lead, 0.150" Wide, Plastic Gull Wing Small Outline Package (JEDEC SOIC) 14-Lead, 0.170" Wide, Thin Shrink Small Outline Package (TSSOP) 20-Lead, 0.170" Wide, Thin Shrink Small Outline Package (TSSOP)
Options
Blank -2.7 -1.8 Standard Device (4.5V to 5.5V) Low Voltage (2.7V to 5.5V) Low Voltage (1.8V to 3.6V)
13
AT25128 Ordering Information (Continued)
tWC (max) (ms) 10 ICC (max) (A) 1000 ISB (max) (A) 2.0 fMAX (kHz) 500 Ordering Code AT25128-10CC-1.8 AT25128C1-10CC-1.8 AT25128-10PC-1.8 AT25128N-10SC-1.8 AT25128W-10SC-1.8 AT25128N1-10SC-1.8 AT25128T1-10TC-1.8 AT25128T2-10TC-1.8 AT25128-10CI-1.8 AT25128C1-10CI-1.8 AT25128-10PI-1.8 AT25128N-10SI-1.8 AT25128W-10SI-1.8 AT25128N1-10SI-1.8 AT25128T1-10TI-1.8 AT25128T2-10TI-1.8 Package 8C 8C1 8P3 8S1 8S2 16S1 14T 20T 8C 8C1 8P3 8S1 8S2 16S1 14T 20T Operation Range Commercial (0C to 70C)
1000
2.0
500
Industrial (-40C to 85C)
Package Type
8C 8C1 8P3 8S1 8S2 16S1 14T 20T 8-Lead, 0.230" Wide, Leadless Array Package (LAP) 8-Lead, 0.300" Wide, Leadless Array Package (LAP) 8-Lead, 0.300" Wide, Plastic Dual In-line Package (PDIP) 8-Lead, 0.150" Wide, Plastic Gull Wing Small Outline Package (JEDEC SOIC) 8-Lead, 0.200" Wide, Plastic Gull Wing Small Outline Package (EIAJ SOIC) 16-Lead, 0.150" Wide, Plastic Gull Wing Small Outline Package (JEDEC SOIC) 14-Lead, 0.170" Wide, Thin Shrink Small Outline Package (TSSOP) 20-Lead, 0.170" Wide, Thin Shrink Small Outline Package (TSSOP)
Options
Blank -2.7 -1.8 Standard Device (4.5V to 5.5V) Low Voltage (2.7V to 5.5V) Low Voltage (1.8V to 3.6V)
14
AT25128/256
AT25128/256
AT25256 Ordering Information
tWC (max) (ms) 5 ICC (max) (A) 5000 ISB (max) (A) 5.0 fMAX (kHz) 3000 Ordering Code AT25256-10CC AT25256C1-10CC AT25256-10PC AT25256W-10SC AT25256T2-10TC AT25256-10CI AT25256C1-10CI AT25256-10PI AT25256W-10SI AT25256T2-10TI AT25256-10CC-2.7 AT25256C1-10CC-2.7 AT25256-10PC-2.7 AT25256W-10SC-2.7 AT25256T2-10TC-2.7 AT25256-10CI-2.7 AT25256C1-10CI-2.7 AT25256-10PI-2.7 AT25256W-10SI-2.7 AT25256T2-10TI-2.7 AT25256-10CC-1.8 AT25256C1-10CC-1.8 AT25256-10PC-1.8 AT25256W-10SC-1.8 AT25256T2-10TC-1.8 AT25256-10CI-1.8 AT25256C1-10CI-1.8 AT25256-10PI-1.8 AT25256W-10SI-1.8 AT25256T2-10TI-1.8 Package 8C 8C1 8P3 8S2 20T 8C 8C1 8P3 8S2 20T 8C 8C1 8P3 8S2 20T 8C 8C1 8P3 8S2 20T 8C 8C1 8P3 8S2 20T 8C 8C1 8P3 8S2 20T Operation Range Commercial (0C to 70C)
5000
5.0
3000
Industrial (-40C to 85C)
10
2000
2.0
2100
Commercial (0C to 70C)
2000
2.0
2100
Industrial (-40C to 85C)
10
1000
2.0
500
Commercial (0C to 70C)
1000
2.0
500
Industrial (-40C to 85C)
Package Type
8C 8C1 8P3 8S2 20T 8-Lead, 0.230" Wide, Leadless Array Package (LAP) 8-Lead, 0.300" Wide, Leadless Array Package (LAP) 8-Lead, 0.300" Wide, Plastic Dual In-line Package (PDIP) 8-Lead, 0.200" Wide, Plastic Gull Wing Small Outline Package (EIAJ SOIC) 20-Lead, 0.170" Wide, Thin Shrink Small Outline Package (TSSOP)
Options
Blank -2.7 -1.8 Standard Device (4.5V to 5.5V) Low Voltage (2.7V to 5.5V) Low Voltage (1.8V to 3.6V)
15
Packaging Information
8C, 8-Lead, 0.230" Wide, Leadless Array Package (LAP) Dimensions in Inches and (Millimeters) 8C1, 8-Lead, 0.300" Wide, Leadless Array Package (LAP) Dimensions in Inches and (Millimeters)
TOP VIEW
SIDE VIEW
TOP VIEW
SIDE VIEW
5.15 (0.203) 4.85 (0.191)
5.15 (0.203) 4.85 (0.191)
6.15 (0.242) 5.85 (0.230)
1.30 (0.051) 1.00 (0.039) 0.42 (0.017) 0.34 (0.013)
8.15 (0.321) 7.85 (0.309)
1.30 (0.051) 1.00 (0.039) 0.42 (0.017) 0.34 (0.013)
BOTTOM VIEW 8 7 1.27 (0.050) TYP 6 5 0.64 (0.025) TYP 3 4 1 2 0.41 (0.016) TYP
8 7 1.27 (0.050) TYP 6 5
BOTTOM VIEW 1 2 3 4 0.41 (0.016) TYP
0.64 (0.025) TYP
8P3, 8-Lead, 0.300" Wide, Plastic Dual In-line Package (PDIP) Dimensions in Inches and (Millimeters)
JEDEC STANDARD MS-001 BA
8S1, 8-Lead, 0.150" Wide, Plastic Gull Wing Small Outline (JEDEC SOIC) Dimensions in Inches and (Millimeters)
.400 (10.16) .355 (9.02) PIN 1 .280 (7.11) .240 (6.10) .037 (.940) .027 (.690)
.020 (.508) .013 (.330)
PIN 1
.157 (3.99) .150 (3.81)
.244 (6.20) .228 (5.79)
.300 (7.62) REF
.050 (1.27) BSC
.210 (5.33) MAX SEATING PLANE .150 (3.81) .115 (2.92) .070 (1.78) .045 (1.14) .015 (.380) MIN .022 (.559) .014 (.356) .100 (2.54) BSC
.196 (4.98) .189 (4.80) .068 (1.73) .053 (1.35)
.325 (8.26) .300 (7.62) .012 (.305) .008 (.203) 0 REF 15 .430 (10.9) MAX
.010 (.254) .004 (.102) 0 REF 8 .050 (1.27) .016 (.406) .010 (.254) .007 (.203)
16
AT25128/256
AT25128/256
Packaging Information
8S2, 8-Lead, 0.200" Wide, Plastic Gull Wing Small Outline (EIAJ SOIC) Dimensions in Inches and (Millimeters) 16S1, 16-Lead, 0.150" Wide, Plastic Gull Wing Small Outline (JEDEC SOIC) Dimensions in Inches and (Millimeters)
.020 (.508) .012 (.305)
0.020 (0.51) 0.013 (0.33)
PIN 1
.213 (5.41) .205 (5.21)
.330 (8.38) .300 (7.62)
PIN 1
0.158 (4.00) 0.150 (3.80)
0.244 (6.20) 0.228 (5.80)
.050 (1.27) BSC
.050 (1.27) BSC
.212 (5.38) .203 (5.16) .080 (2.03) .070 (1.78)
0.394 (10.00) 0.386 (09.80)
0.069 (1.75) 0.053 (1.35)
.013 (.330) .004 (.102) 0 REF 8 .035 (.889) .020 (.508) .010 (.254) .007 (.178)
0 REF 8
0.010 (0.25) 0.004 (0.10)
0.010 (0.25) 0.008 (0.19)
0.050 (1.27) 0.016 (0.40)
14T, 14-Lead, 0.170" Wide, Thin Shrink Small Outline Package (TSSOP) Dimensions in Millimeters and (Inches)*
20T, 20-Lead, 0.170" Wide, Thin Shrink Small Outline Package (TSSOP) Dimensions in Millimeters and (Inches)*
INDEX MARK
PIN 1
PIN 1
INDEX MARK
4.50 (.177) 4.30 (.169)
6.50 (.256) 6.25 (.246)
4.50 (.177) 4.30 (.169)
6.50 (.256) 6.25 (.246)
5.10 (.201) 4.90 (.193)
1.20 (.047) MAX
6.60 (.260) 6.40 (.252)
1.20 (.047) MAX
.650 (.026) BSC 0.30 (.012) 0.19 (.007)
0.15 (.006) 0.05 (.002)
SEATING PLANE
.650 (.026) BSC 0.30 (.012) 0.19 (.007)
0.15 (.006) 0.05 (.002)
SEATING PLANE
0 REF 8
0.20 (.008) 0.09 (.004)
0 REF 8
0.20 (.008) 0.09 (.004)
0.75 (.030) 0.45 (.018)
0.75 (.030) 0.45 (.018)
*Controlling dimension: millimeters
*Controlling dimension: millimeters
17


▲Up To Search▲   

 
Price & Availability of AT25256

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X